Blame view

BRIC/fdrLog/Cell2_saida_1.386882815156E12.log 617 Bytes
eeb5cac08   Madiel de Souza Conserva Filho   first
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
  Checking cspFiles/Cell2.csp
  
  Checking Test(inter(inputs(Cell2),outputs(Cell2)) == {}) [T= ERROR
  xtrue
  BEGIN TRACE example=0 process=1
  error
  END TRACE example=0 process=1
  
  Checking HideAll(Cell2) :[divergence free [FD]]
  xtrue
  BEGIN TRACE example=0 process=0
  
  END TRACE example=0 process=0
  
  Checking Cell2 :[divergence free [FD]]
  true
  
  Checking LHS_InputDet(Cell2) [F= RHS_InputDet(Cell2)
  true
  
  Checking LHS_OutputDec_A(Cell2) [F= RHS_OutputDec_A(Cell2)
  true
  
  Checking LHS_OutputDec_B(Cell2,rd_i.2) [F= RHS_OutputDec_B(Cell2,rd_i.2)
  true
  
  Checking LHS_OutputDec_B(Cell2,wrt_i.2) [F= RHS_OutputDec_B(Cell2,wrt_i.2)
  true